## POWER MANAGEMENT

## Description

The SC2441A is a programmable frequency dual independent or dual/multiple phase single output peak current-mode step-down switching regulator controller. It is capable of operating from 1.8 V to 20 V input. A 0.6 A step-up converter in the SC2441A generates an auxiliary gate drive supply when VIN is below 4.5 V . This makes the SC2441A well suited for applications where a low-voltage input ( $<3.3 \mathrm{~V}$ ) is to be stepped down for lower voltage logic, yet the input is too low to drive power MOSFETs efficiently.

The SC2441A employs a phase-locked synchronizing circuit that allows the step-up converter to operate at twice the switching frequency of the step-down controllers for miniaturization. The clock output signal enables two or more SC2441As to be daisy chained with programmable phase shift.

Tying the FB2 pin to VIN makes the second step-down channel a slave of the first. Operating in this mode, the SC2441A regulates a single output with shared current in each channel. Each step-down controller has its own softstart and overload shutdown timer for hiccup overload protection. In the single-output mode, the channel 1 timer controls the soft-start and overload hiccup of both controllers.
Typical Application Circuit

## Features

## 2-Phase Synchronous Step-down Controllers

- 2-Phase Synchronous Continuous Conduction Mode
- Out of Phase Operation for Low Input Current Ripple
- Operates up to 1 MHz Per Channel
- Excellent Current Sharing Between Phases
- Duty Cycle Up to 90\%
- 0.5V Feedback voltages for Low-Voltage Outputs
- Starts into Pre-biased Outputs
- Adaptive Shoot-through Protection
- Lossless Inductor DCR Current Sensing
- 23mV Current-limit Threshold
- Individual Soft-start, Overload Hiccup and Enable


## Step-up Regulator

$-0.27 \mathrm{~V} \mathrm{~V}_{\text {cesat }}$ Switch at 0.6 A

- Fixed frequency Current-mode Control


## Common Features

- Wide input Voltage Range: 1.8 V to 20 V
- Synchronizing Frequency Equal to that of the Stepdown Converters
- 28-lead TSSOP-EDP Lead-free package, fully WEEE and RoHS compliant


## Applications

- Low voltage distributed DC-DC converters
- Telecommunication power supplies
- Servers and base stations



## POWER MANAGEMENT

## Absolute Maximum Rating

Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied.

| Parameter | Symbol | Maximum Ratings | Units |
| :---: | :---: | :---: | :---: |
| Input Voltage | $\mathrm{V}_{\text {IN }}$ | -0.3 to 20 | V |
| Supply Voltage For Step-Down Controller | $\mathrm{V}_{\text {cc }}$ | -0.3 to 20 | V |
| High-Side Driver Supply Voltages | $\mathrm{V}_{\text {BST1 }}, \mathrm{V}_{\text {BST2 }}$ | -0.3 to 28 | V |
| FB1, FB2 Voltage | $\mathrm{V}_{\text {FB1 }}, \mathrm{V}_{\text {FB2 }}$ | -0.3 to 20 | V |
| COMP1, COMP2 Voltages | $\mathrm{V}_{\text {comp1 }}, \mathrm{V}_{\text {cомP2 }}$ | -0.3 to 4.5 | V |
| $\begin{aligned} & \text { CS1 (+), CS1(-), CS2(+) and CS2(-) } \\ & \text { Voltages } \end{aligned}$ | $\mathrm{V}_{\text {cS1 }(+),} \mathrm{V}_{\mathrm{CS1}(-),}, \mathrm{V}_{\text {cS2 } 2+)}, \mathrm{V}_{\text {cs2 } 2-)}$ | -0.3 to $\mathrm{V}_{\text {cc }}$ | V |
| SYNC/SHDN Voltage | $\mathrm{V}_{\text {S/S }}$ | -0.3 to $\mathrm{V}_{\text {IN }}+1$ | V |
| ROSC Voltage | $\mathrm{V}_{\text {Rosc }}$ | -0.3 to 2 | V |
| SS1/EN1 AND SS2/EN2 Voltages | $\mathrm{V}_{\mathrm{ss} 1}, \mathrm{~V}_{\mathrm{ss} 2}$ | -0.3 to 4 | V |
| FB3 Voltage | $\mathrm{V}_{\text {FB3 }}$ | 4 | V |
| SW3 Voltage | $\mathrm{V}_{\text {sw3 }}$ | -0.3 to 30 | V |
| Maximum Junction Temperature | $\mathrm{T}_{\mathrm{J}}$ | 150 | ${ }^{\circ} \mathrm{C}$ |
| Thermal Resistance Junction to Case | $\theta_{\mathrm{Jc}}$ | 2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Resistance Junction to Ambient | $\theta_{\text {JA }}$ | 37 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Storage Temperature Range | $\mathrm{T}_{\text {STG }}$ | -60 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering) 10 sec | $\mathrm{T}_{\text {LEAD }}$ | 300 | ${ }^{\circ} \mathrm{C}$ |
| ESD Ratings (Human Body Model) | ESD | 2000 | V |

## Electrical Characteristics

Unless specified: $\mathrm{V}_{\mathbb{N}}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{Cc}}=\mathrm{V}_{\text {BST1 }}=\mathrm{V}_{\text {BST2 }}=8 \mathrm{~V}$, SYNC $/ \overline{\text { SHDN }}=2 \mathrm{~V}$, ROSC $=51.1 \mathrm{k} \Omega,-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}<105^{\circ} \mathrm{C}$

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Undervoltage Lockout |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{cc}}$ Start Threshold | $\mathrm{V}_{\text {ССтн }}$ | $\mathrm{V}_{\mathrm{cc}}$ Increasing |  | 4.45 | 4.55 | V |
| $\mathrm{V}_{\text {cc }}$ UVLO Hysteresis | $\mathrm{V}_{\text {cctu }}$ | $\mathrm{V}_{\text {cc }}$ Decreasing |  | 150 |  | mV |
| $\mathrm{V}_{\mathrm{cc}}$ Input Current | $\mathrm{I}_{\mathrm{cc}}$ | $\begin{gathered} V_{\mathrm{CC}}=8 \mathrm{~V}, \mathrm{~V}_{\mathrm{S} / \mathrm{S}}=2 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCLL}}=2 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{cc}}=8 \mathrm{~V}, \mathrm{~V}_{\mathrm{S} / \mathrm{S}}=0 \mathrm{~V}(2) \end{gathered}$ |  | $\begin{gathered} \hline 10 \\ 0.05 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 15 \\ & 1.0 \\ & 11 \\ & \hline \end{aligned}$ | mA |
| Channel 1 and 2 Error Amplifiers |  |  |  |  |  |  |
| Feedback Voltage | $\mathrm{V}_{\text {FB1, }} \mathrm{V}_{\text {FB2 }}$ | $\mathrm{V}_{\mathbb{N}}=3 \mathrm{~V}, 5 \mathrm{~V}<\mathrm{V}_{\text {cc }}<10 \mathrm{~V}$ | 0.494 | 0.500 | 0.506 | V |
|  |  | $\begin{gathered} V_{\mathbb{N}}=3 \mathrm{~V}, 5 \mathrm{~V}<\mathrm{V}_{\mathrm{C}}<10 \mathrm{~V}, \\ -40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | 0.495 | 0.500 | 0.505 | V |
| Feedback Pin Input Bias Current | $\mathrm{I}_{\text {FB1 }}$ |  |  | -60 | -200 | nA |
|  | $\mathrm{I}_{\text {FB2 }}$ |  |  | -280 | -500 | nA |
| Amplifier Transconductance | $\mathrm{G}_{\mathrm{M} 1} \mathrm{G}_{\mathrm{M} 2}$ |  |  | 315 |  | $\mu \Omega^{-1}$ |
| Open Loop Voltage Gain | $\mathrm{a}_{01}, \mathrm{a}_{02}$ |  |  | 75 |  | dB |
| Amplifier Unity Gain Bandwidth |  | (Note 1) |  | 5 |  | MHz |
| Amplifier Output Sink Current |  | $\mathrm{V}_{\text {FB1,2 }}=1 \mathrm{~V}, \mathrm{~V}_{\text {COMP } 1,2}=2.5 \mathrm{~V}$ | 16 | 24 | 29 | $\mu \mathrm{A}$ |
| Amplifier Output Source Current |  | $\mathrm{V}_{\text {FB1,2 }}=0 \mathrm{~V}, \mathrm{~V}_{\text {СомP } 1,2}=2.5 \mathrm{~V}$ | 9 | 13 | 16 | $\mu \mathrm{A}$ |

POWER MANAGEMENT

## Electrical Characteristics (Cont.)

Unless specified: $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\text {BST1 }}=\mathrm{V}_{\text {BST2 }}=8 \mathrm{~V}, \mathrm{SYNC} / \overline{\mathrm{SHDN}}=2 \mathrm{~V}, \mathrm{ROSC}=51.1 \mathrm{k} \Omega,-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{j}}<105^{\circ} \mathrm{C}$

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| COMP Threshold for PWM Operation |  | $\begin{aligned} & V_{\mathrm{CS}_{1(+)}}=\mathrm{V}_{\mathrm{CS1(-)}}=0 \\ & \mathrm{~V}_{\mathrm{Cs} 2(+)}=\mathrm{V}_{\mathrm{Cs} 2(-)}=0 \end{aligned}$ | 1.67 | 1.85 | 2.05 | V |
| FB2 Voltage For 2-Phase Single Output Mode of Operation |  |  | 1.55 |  |  | V |
| Oscillator and Phase-Locked Loop |  |  |  |  |  |  |
| Free Running Frequency | $\mathrm{f}_{\mathrm{cco}}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\text {PLLF }}>1 \mathrm{~V}$ | 450 | 500 | 550 | KHz |
| Minimum Locking Frequency |  | $V_{\text {PLLF }}$ open |  | 240 |  | KHz |
| Free Running Frequency / Minimum Locking Frequency |  | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ | 1.7 | 2.0 |  |  |
| Charge Pump Output Current | $\mathrm{I}_{\text {PLLF }}$ | $\mathrm{V}_{\text {PLLF }}=1 \mathrm{~V}$ | 10 | 15 | 20 | $\mu \mathrm{A}$ |
| Maximum Duty Cycle | $\begin{aligned} & D_{\text {MAX1 }} \\ & D_{\text {MAX2 }} \\ & \hline \end{aligned}$ |  | 88 | 90 |  | \% |
| Minimum Duty Cycle | $\mathrm{D}_{\text {MIN1, }} \mathrm{D}_{\text {MIN2 }}$ |  |  |  | 0 | \% |
| SYNC/ $\overline{\text { SHDN }}$ Input High Voltage | $\mathrm{V}_{\text {S/SH }}$ |  | 1.5 |  |  | V |
| SYNC/SHDN Input Low Voltage | $\mathrm{V}_{\text {S/SL }}$ |  |  |  | 0.5 | V |
| SYNC/SHDN Input Current | $\mathrm{I}_{\mathrm{S} / \mathrm{S}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S} / / \mathrm{S}}=0.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S} / \mathrm{S}}=2 \mathrm{~V} \end{aligned}$ |  | 40 | $\begin{gathered} 1 \\ 60 \end{gathered}$ | $\mu \mathrm{A}$ |
| Shutdown Delay |  | (Note 1) |  | 85 |  | $\mu \mathrm{s}$ |
| Clock Output High Voltage | $\mathrm{CKOUT}_{\mathrm{H}}$ | $\mathrm{I}_{\text {CKOUT }}=-80 \mu \mathrm{~A}$ | 1.6 | 1.8 |  | V |
| Clock Output Low Voltage | $\mathrm{CKOUT}_{\mathrm{L}}$ | $I_{\text {ckout }}=200 \mu \mathrm{~A}$ |  |  | 0.4 | V |
| Current-Sense Amplifiers, PWM and Current-Limit Comparators |  |  |  |  |  |  |
| Input Common Mode Range |  |  | 0 |  | $\mathrm{V}_{\mathrm{cc}}-1$ | V |
| Current Limit Threshold | $\mathrm{V}_{\text {ILIM1, }} \mathrm{V}_{\text {ILIM2 }}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=8 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{CS1}(-)}=\mathrm{V}_{\mathrm{CS} 2(-)}=0 \mathrm{~V} \end{gathered}$ | 18 | 23 | 28 | mV |
| Current Limit Threshold | $\mathrm{V}_{\text {ILIM1, }} \mathrm{V}_{\text {ILIM2 }}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=8 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{CS} 1(-)}=\mathrm{V}_{\mathrm{CS} 2(-)}=5 \mathrm{~V} \end{gathered}$ | 18 | 23 | 28 | mV |
| Positive Current-Sense Input Bias Current | $I_{\text {cs1 (+), }} I_{\text {cs2 }}$ (+) | $\begin{aligned} & V_{\mathrm{CSI} 1())}=\mathrm{V}_{\mathrm{CS1(-)}}=0 \\ & \mathrm{~V}_{\mathrm{CS} 2(-)}=\mathrm{V}_{\mathrm{CS} 2(-)}=0 \end{aligned}$ |  | -0.4 | -0.8 | $\mu \mathrm{A}$ |
| Negative Current-Sense Input Bias Current | $I_{\operatorname{cs1}(-),} I_{\operatorname{cs2(-)}}$ | $\begin{aligned} & V^{\mathrm{CS1}(+)}= \\ & V_{\mathrm{CS} 2(+)}=\mathrm{V}_{\mathrm{CS} 2(-)}=0 \end{aligned}$ |  | -40 | -75 | $\mu \mathrm{A}$ |
| Minimum PWM On-time |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (Note 1) |  | 180 |  | ns |
| Gate Drivers |  |  |  |  |  |  |
| High-Side Gate Drive Peak Source Current |  | (Note 1) |  | 2 |  | A |
| High-Side Gate Drive Peak Sink Current |  | (Note 1) |  | 2 |  | A |
| Low-Side Gate Drive Peak Source Current |  | (Note 1) |  | 2 |  | A |

POWER MANAGEMENT

## Electrical Characteristics (Cont.)

Unless specified: $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\text {BST1 }}=\mathrm{V}_{\text {BST2 }}=8 \mathrm{~V}, \mathrm{SYNC} / \overline{\mathrm{SHDN}}=2 \mathrm{~V}, \operatorname{ROSC}=51.1 \mathrm{k} \Omega,-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}<105^{\circ} \mathrm{C}$

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Low-Side Gate Drive Peak Sink Current |  | $($ Note 1) |  | 2 |  | A |
| Gate Drive Rise Time |  | $\mathrm{C}_{\mathrm{L}}=3300 \mathrm{pF}$ |  | 30 |  | ns |
| Gate Drive Fall Time | $\mathrm{C}_{\mathrm{L}}=3300 \mathrm{pF}$ |  | 30 | ns |  |  |

Soft-Start, Overload Shutoff and Enable

| Soft-Start Voltage to Enable Overload Hiccup | $\begin{aligned} & \mathrm{V}_{\text {SSEN }}, \\ & \mathrm{V}_{\text {SCEND }} \end{aligned}$ | $\mathrm{V}_{\mathrm{ss} 1}$ and $\mathrm{V}_{\text {ss } 2}$ Increasing |  | 3.3 |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Overload Hiccup FB Threshold | $\begin{aligned} & V_{\text {FBOL1, }}, \\ & V_{\text {FBOL2 }} \end{aligned}$ | $\begin{gathered} \mathrm{V}_{\mathrm{ss} 1,2}=3.5 \mathrm{~V} \\ \mathrm{FB}_{1} \text { and } \mathrm{FB}_{2} \text { Decreasing } \end{gathered}$ | 0.35 | 0.38 | 0.41 | V |
| Soft-Start Discharge Current | $\begin{aligned} & \hline \mathrm{I}_{\mathrm{ss}(\mathrm{DIS})} \\ & \mathrm{I}_{\mathrm{ss} 2 \mathrm{O}, \mathrm{IS})} \end{aligned}$ | $\begin{aligned} & V_{V_{E B 1}}=V_{\text {FB2 }}=0.3 \mathrm{~V} \\ & V_{C S 1}=V_{c \subseteq 2}=3 \mathrm{~V} \end{aligned}$ | 6 | 9 | 12 | $\mu \mathrm{A}$ |
| Soft-Start Voltage to Restart After Overload Shutdown | $\begin{aligned} & \mathrm{V}_{\text {SSRST1 }}, \\ & \mathrm{V}_{\text {SSRST2 }} \end{aligned}$ | $\mathrm{V}_{\mathrm{ss} 1}$ and $\mathrm{V}_{\text {ss } 2}$ Decreasing |  | 0.5 |  | V |
| Channel Disable SS/EN Voltage |  |  |  |  | 0.6 | V |
| SS/EN Threshold for PWM Operation |  | $\begin{aligned} & V_{\mathrm{V}_{\text {cs } 1+()}}=V_{\mathrm{cs1(-)}}=0 \\ & V_{\mathrm{cs} 2(+)}=\mathrm{V}_{\mathrm{cs} 2(-)}=0 \end{aligned}$ | 1.23 | 1.28 | 1.33 | V |

## Boost Converter

| $\mathrm{V}_{\mathbb{N}}$ Start Threshold | $\mathrm{V}_{\text {INTH }}$ | $\mathrm{V}_{\mathbb{N}}$ Increasing |  | 1.73 | 1.76 | V |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathbb{N}}$ Hysteresis | $\mathrm{V}_{\mathbb{N T L}}$ |  |  | 100 |  | mV |
| Feedback Pin Bias Current | $\mathrm{I}_{\text {FB3 }}$ |  |  | 40 | 250 | nA |
| Feedback Voltage | $\mathrm{V}_{\text {FB3 }}$ | $1.8 \mathrm{~V}<\mathrm{V}_{\mathbb{N}}<16.5 \mathrm{~V}$ | 1.225 | 1.250 | 1.275 | V |
| Feedback Amplifier Transconductance | $\mathrm{G}_{\text {M3 }}$ |  |  | 70 |  | $\mu \Omega^{-1}$ |
| Feedback Amplifier Open-Loop Gain | $\mathrm{a}_{03}$ |  |  | 50 |  | dB |
| Boost Converter Switching Frequency | $f_{\text {OSC3 }}$ |  |  | 1 |  | MHz |
| Maximum Switch Duty Cycle | $\mathrm{D}_{\text {MAX3 }}$ |  | 85 | 92 |  | $\%$ |
| Boost Converter Switch Saturation Voltage | $\mathrm{V}_{\text {CESAT }}$ | $\mathrm{I}_{\text {SW }}=0.6 \mathrm{~A}$ |  | 0.27 | V |  |
| Boost Switch Leakage Current | $\mathrm{I}_{\text {LEAKAGE }}$ | $\mathrm{V}_{\mathrm{SW}}=12 \mathrm{~V}$ |  |  | 5 | $\mu \mathrm{AA}$ |
| Boost Switch Current Limit | $\mathrm{I}_{\text {LIMT }}$ |  | 0.6 | 0.8 |  | A |
| Thermal Shutdown |  |  |  | 155 |  | ${ }^{\circ} \mathrm{C}$ |
| Thermal Shutdown Hysteresis |  |  |  | 10 |  | ${ }^{\circ} \mathrm{C}$ |

## Notes:

(1) Guaranteed by design not tested in production.
(2) Input current is dominated by the equivalent gate drive current to external MOSFETs in active switching condition.

POWER MANAGEMENT
Pin Configurations


TSSOP-28 EDP

Ordering Information

| Device | Package | Temperature <br> Range ( $T_{A}$ ) |
| :--- | :---: | :---: |
| SC2441ATETRT ${ }^{(1,2)}$ | TSSOP-28-EDP | -40 to $85^{\circ} \mathrm{C}$ |
| SC2441AEVB | Evaluation Board |  |

## Notes:

(1) Only available in tape and reel packaging. A reel contains 2500 devices for the TSSOP-28-EDP package.
(2) Lead free product. This product is fully WEEE and RoHS compliant.

## POWER MANAGEMENT

Pin Descriptions

| Pin | Pin Name | Pin Function |
| :---: | :---: | :---: |
| 1 | IN | Supply Voltage for the Boost Converter. Tie to VCC if boost converter is not used to generate auxiliary supply. |
| 2 | PLLF | Compensation Pin for the Phase Lock Loop. |
| 3 | SS1/EN1 | An external resistor and an external capacitor tied to this pin set the first step-down converter soft-start time and its overload hiccup cycle time. Pulling this pin below 0.6 V shuts off channel 1 gate drivers. |
| 4 | CS1+ | The Non-inverting Input to the Channel 1 Current-sense Amplifier/Comparator. |
| 5 | CS1- | The Inverting Input to the Channel 1 Current-sense Amplifier/Comparator. Normally tied to the output of the converter. |
| 6 | SYNC/SHDN | Synchronization and Shutdown Input. Tie this pin to $\mathbb{N}$ (Pin 1) or to a voltage above 1.5 V to enable the SC2441A. Pulling this pin below 0.5 V shuts off both step-down controllers and the boost regulator. Driving this pin with an external clock synchronizes the SC2441A. The boost converter runs at twice of the external clock frequency whereas the step-down controllers operate at the clock frequency. |
| 7 | FB3 | The Inverting Input to Boost Error Amplifier. FB3 is tied to an external resistive divider for OUT3 voltage setting. |
| 8 | COMP3 | Boost Converter Error Amplifier Output. Used for loop compensation. Pulling this pin below 0.4 V disables the step-up converter. |
| 9 | GND | Analog Ground. |
| 10 | ROSC | An external resistor connected from this pin to GND sets the oscillator free-running frequency. |
| 11 | FB1 | The Inverting Input to the Channel 1 Error Amplifier. Tie to an external resistive divider between OUT1 and the ground for output voltage sensing. |
| 12 | COMP1 | Channel 1 Error Amplifier Output. Used for loop compensation. |
| 13 | COMP2 | Channel 2 Error Amplifier Output. Used for loop compensation. |
| 14 | FB2 | The Inverting Input to the Channel 2 Error Amplifier. Tie to an external resistive divider between OUT2 and the ground for output voltage sensing. Tie to $\mathbb{N}$ or VCC for two-phase single output operation. |
| 15 | CS2- | The Inverting Input to the Channel 2 Current-sense Amplifier/Comparator. Normally tied to the output of the converter. |
| 16 | CS2+ | The Non-inverting Input to the Channel 1 Current-sense Amplifier/Comparator. |
| 17 | SS2/EN2 | An external resistor and an external capacitor tied to this pin set the second step-down converter soft-start time and its overload hiccup cycle time. Pulling this pin below 0.6 V shuts off channel 2 gate drivers. Leave open for two-phase single output operation. |
| 18 | BST2 | Bootstrapped Supply for Channel 2 Upper Gate Drive. Connect to a bootstrap capacitor and an external diode. |
| 19 | GDH2 | Gate Drive Output for Channel 2 Upper MOSFET. Gate drive voltage swings from ground to VBST2. |

POWER MANAGEMENT
Pin Descriptions (Cont.)

| 20 | GDL2 | Gate Drive Output for Channel 2 Synchronous MOSFET. Gate drive voltage swings from <br> ground to VCC. |
| :---: | :---: | :--- |
| 21 | VCC | Supply Voltage for Both Step-down Controllers and the Synchronous MOSFET Gate Drivers. The <br> boost converter generates VCC if VIN is not high enough to fully enhance the power MOSFETs <br> and the boost converter provides an auxiliary supply voltage for the step-down controllers. Tie <br> VCC to VIN if the boost converter is not needed. |
| 22 | GDL1 | Gate Drive Output for Channel 1 Synchronous MOSFET. Gate drive voltage swings from <br> ground to VCC. |
| 23 | GDH1 | Gate Drive Output for Channel 1 Upper MOSFET. Gate drive voltage swings from ground to <br> VBST1. |
| 24 | PGND1 | Power Ground Return of the Gate Drivers. |
| 25 | BST1 | Bootstrapped Supply for Channel 1 Upper Gate Drive. Connect to a bootstrap capacitor and an <br> external diode. |
| 26 | PGND2 | Boost Switch Emitter. |
| 27 | SW3 | Boost Switch Collector. Connect to a boost inductor and freewheeling diode. |
| 28 | CKOUT | Clock output. See timing diagram in Figure 5(b). |
|  | Exposed PAD | Must be properly soldered to the signal ground plane to enhance thermal conduction. |

POWER MANAGEMENT

## Block Diagram



Figure 2 Functional Diagram of the Step-down Controllers

POWER MANAGEMENT
Block Diagram


Figure 3. Step-up Converter Functional Diagram


Figure 4 Details of Soft-Start and Overload Hiccup Control Circuit

POWER MANAGEMENT
Block Diagram


Figure 5. Phase-Locked Loop (a) and Its Timing Diagram in Locked Condition ( $\mathrm{R}_{2}$ not Used) (b).

POWER MANAGEMENT


Figure 6a. SC2441A Start-up Timing Diagram


Figure 6b. SC2441A Overload Hiccup Operation Timing Diagram

## POWER MANAGEMENT

## Typical Characteristics




## Amplifier Transconductance vs Temperature






## Typical Characteristics




POWER MANAGEMENT

## Typical Characteristics



## Soft-Start Discharge Current vs Temperature



Soft-Start Threshold Voltage (to Eable PWM Operation) vs Temperature


## Overload Hiccup Threshold vs Temperature



Soft-Start Voltage (to Restart Overload Shutdown) vs Temperature


## $\mathrm{V}_{\mathrm{IN}}$ Start-up Threshold Voltage vs Temperature



## Soft-Start Voltage Threshold (to Enable Overload

 Hiccup Protection) vs Temperature

## Soft-Start Disable Voltage vs Temperature



## $\mathrm{V}_{\mathrm{IN}}$ Hysteresis Voltage vs Temperature



## POWER MANAGEMENT

## Typical Characteristics

## Boost Section Feedback Pin Bias Current vs

## Temperature









Load Capacitance ( nF )


Load Capacitance (nF)

## POWER MANAGEMENT

## Typical Characteristics










## Overview

The SC2441A is a constant-frequency switching regulator capable of operating from 1.8 V to 20 V input. It consists of two current-mode step-down switch-mode PWM controllers driving all N-channel MOSFETs and an auxiliary step-up current-mode converter with an integrated 0.6A power switch. A local supply ( $>5 \mathrm{~V}$ ) can be generated from a low voltage input ( $3.3 \mathrm{~V}, 2.5 \mathrm{~V}$ or 1.8 V ) to provide sufficient gate drives for the step-down converters.

The two step-down channels of the SC2441A operate at 180 degrees out of phase from each other. Input currents are interleaved in a two-phase converter so input ripple current is lower and lower input capacitance can be used for filtering.

The step-down controllers of the SC2441A operate in synchronous continuous-conduction mode. They can function either as two independent step-down controllers producing two separate outputs or as a dual-phase singleoutput controller by tying the FB2 pin to $\mathrm{V}_{\text {IN }}$ (Figure 2). In single output mode, the channel 1 error amplifier controls both channels and the channel 2 error amplifier is disabled. Soft-start and overload hiccup of both channels are also controlled by channel 1. In Figure 2 the output SEL of the comparator A1 determines which error amplifier outputs and fault signals are routed to channel 2. The minimum required FB2 voltage for single output mode is 1.55 V .

## Phase-Locked Loop and Synchronization

The SC2441A utilizes a phase-locked oscillator (Figure 5) for clock generation and external synchronization. The advantages of using a phase-locked loop (PLL) are: (i) when the step-down channels are synchronized, the auxiliary stepup regulator in the SC2441A can be made to run at twice the external clock frequency to reduce component size and (ii) two or more SC2441A can be daisy chained using the clock output (pin 28) and interleaved with programmable phase shift. Each step-down controller within a SC2441A operates at 180 degrees out of phase from the other stepdown controller. The switching frequency of the step-down controllers can be set with an external resistor ROSC. The boost regulator and the step-down controllers are capable of operating up to 2 MHz and 1 MHz respectively. It is
necessary to consider the operating duty-ratio range before deciding the switching frequency. See Applications Information section for more details.

Consider the detailed block diagram of the PLL in Figure 5. The phase/frequency detector compares the buffered external clock XCLK with the $\overline{Q_{T}}$ output of the toggle flipflop. If the rising edge of XCLK leads that of $\overline{Q_{T}}$, then $Q_{U}$ will go high between the two corresponding rising edges. Switch $S_{1}$ is closed, charge is delivered to the loop filter and the voltage at the PLLF pin increases. This in turn causes the current output of the voltage to current converter (V/I) and the switching frequency of the current-controlled oscillator (CCO) to increase. If $\overline{Q_{T}}$ rises before XCLK, then $Q_{D}$ will go high from the rising edge of $\overline{Q_{T}}$ to the rising edge of XCLK. Switch $S_{2}$ is closed, charge is drawn from the loop filter and the PLLF voltage falls. The switching frequency of the current-controlled oscillator (CCO) decreases. When the PLL is in lock, the rising edges of $X C L K$ and $\overline{Q_{T}}$ are aligned. $Q_{U}$ and $Q_{D}$ will go high for only a few gate delays. The PLLF stabilizes to a constant DC voltage and the CCO runs at the same frequency as the external clock.

In the absence of an external clock, $S_{2}$ is closed and the PLL loop filter is continuously discharged. Not shown in Figure 5 is an internal PLLF lower clamp circuit that limits the minimum voltage at the PLLF pin to 0.17 V . This sets the lowest operating frequency and thus the lower bound of the PLL lock-range. The V/I in Figure 5 is shown with two non-inverting inputs. The lower voltage non-inverting input takes control of the V/I. If the PLLF pin is tied to VIN ( $>1.8 \mathrm{~V}$ ) through a current-limiting resistor, then the 0.4 V input of the $\mathrm{V} / \mathrm{I}$ will predominate. The 0.4 V input therefore sets the upper excursion limit of the $\mathrm{V} / \mathrm{I}$ and the maximum operating frequency of the PLL at a given ROSC. The maximum PLL frequency to the minimum locking frequency ratio is about 2. When the SC2441A is not synchronized externally, the PLLF pin should be tied high through a resistor. The CCO will then run at its maximum frequency.

When two SC2441As are used in a master-slave configuration, the PLLF pin of the master SC2441A is tied high and its free running frequency is set with the resistor ROSC. CKOUT of the master is then tied to the SYNC/ $\overline{\text { SHDN }}$ input of the slave SC2441A. The free running and the

## POWER MANAGEMENT

## Operation (Cont.)

minimum locking frequencies of the slave should be selected to accommodate the variation in the master's frequency. Phase shift between the master and the slave can be programmed with an optional resistor (Figure 5). More detailed discussion can be found in the Application Information.

Pulling the SYNC/ $\overline{\text { SHDN }}$ pin below 0.5 V shuts off the SC2441A after $85 \mu$ s time delay.

## Control Loop

The step-down controllers and the boost regulator in the SC2441A use peak current-mode control for fast transient response and current sharing in single output operation. Current-mode switching regulators utilize a dual-loop feedback control system. The error amplifier output controls the peak inductor current of that channel. This is the inner current loop. The double reactive poles of the output LC filter are reduced to a single real pole by the inner current loop, easing loop compensation. Fast transient response can be obtained with a simple Type-2 compensation network. In the outer loop, the error amplifier regulates the output voltage.

Referring to the block diagrams in Figures 2 and 3, the sensed inductor current is summed with the slopecompensating ramp before compared to the output of the error amplifier. The PWM comparator trip point determines the switch turn-on pulse width. The current-limit comparator ILIM turns off the power switch when the sensed current exceeds the corresponding current-limit threshold. ILIM therefore provides cycle-by-cycle current limit. All three converters in the SC2441A have internal rampcompensation to prevent sub-harmonic oscillation when operating above 50\% duty cycle. The internal compensating ramp is designed for an inductor ripple-current between $\frac{1}{4}$ and of the maximum inductor current and the peak-to-peak current-sense voltage (CSP-CSN of the step-down
controllers) between and of the current-limit
threshold $(25 \mathrm{mV})$. The current-limits of all three converters are unaffected by the compensation ramps.

## Current-Sensing

The inductor current needs to be sensed for use as PWM modulating ramp. Either sense resistor or inductor series resistance (DCR) can be used as the sensing element for the step-down controllers. Since the maximum currentsense voltage (CSP-CSN) is only 25 mV , a precision sense resistor in series with the inductor can be used at the output without resulting in excessive power dissipation. Alternatively the DCR of the inductor can also be used. Both methods are less sensitive to supply and ground transients than high-side or low-side sensing because the sensed voltage is developed at the output of the stepdown converter. DCR sensing will be described in more details in the Applications Information section.

Boost switch current is sensed with an integrated sense resistor with a minimum current-limit of 0.6A.

## Error Amplifiers

All error amplifiers in the SC2441A are of transconductance type. Converters are compensated with series RC network from the COMP pins to the ground. An additional small parallel capacitor may be required for stability.

In Figure 2 the error amplifiers EA1 and EA2 are shown with two non-inverting inputs. The non-inverting input with lower voltage predominates. One positive input is biased to a 0.5 V precision reference. The other non-inverting input of the error amplifier is tied to a voltage equal to
(Vss/en - 1.25V)/3.

During converter start up, the effective positive input of the error amplifier stays at 0 until the soft-start capacitor at the $\mathrm{SS} / \mathrm{EN}$ pin is charged above 1.25 V . The corresponding COMP pin is also pulled low by the comparator $A_{2}$ or $A_{3}$. After the $S S / E N$ voltage exceeds 1.25 V , the COMP pin is released. Both the upper and the lower gate drives remain low until the COMP voltage exceeds 1.85 V . If the soft-start capacitor charging time is sufficiently long, then both the FB and the output voltage will track the divided SS/EN voltage on their way to regulation. If the starting output voltage is non-zero, then the COMP voltage and the corresponding gate drives will remain low until the divided SS/EN voltage exceeds the feedback voltage. Starting into a pre-existing output is seamless.

## POWER MANAGEMENT

## Operation (Cont.)

In closed loop operation, EA1 and EA2 output voltage vary from 1.2 V to 3.5 V with the range 1.2 V to 1.85 V corresponding to negative peak sense voltages. Both gate drives are kept off until the COMP voltage exceeds 1.85 V in start up.

The error amplifier of the step-up converter has a 1.25 V reference voltage. Its output voltage excursion is from 0.8 V to 1 V in closed-loop operation.

## Current-Limit

The 25 mV maximum current sense voltage is the cycle-bycycle peak current limit of the step-down controller.

## Gate Drivers

The SC2441A uses an adaptive non-overlapping control scheme to switch the upper and the synchronous MOSFETs. The synchronous MOSFET of each step-down channel is turned off at the falling-edge of the phase clock. The control (upper) MOSFET is not turned on until the synchronous gate drive goes low. The phase inductor current ramps up. When the sensed inductor current reaches the threshold determined by the error amplifier output and ramp compensation, the control MOSFET is turned off. The synchronous MOSFET is not turned on until the upper gate drive goes low.

The supply voltage for the upper gate driver is obtained from a diode-capacitor bootstrap circuit. If the bootstrap capacitor is charged from $\mathrm{V}_{\mathrm{cc}}$, then the high-side gate drive voltage will swing from approximately $2 \mathrm{~V}_{\mathrm{cc}}$ to ground. The synchronous gate drive swings from $\mathrm{V}_{\mathrm{cc}}$ to ground.

## Soft-Start and Overload Protection

Figure 4 shows the functional diagram of the soft-start and overload protection circuit. The soft-start capacitor $\mathrm{C}_{\mathrm{SS}}$ and its charging resistor $\mathrm{R}_{\mathrm{SS}}$ are tied to the SS/EN pin. Together they set the soft-start time. Before $\mathrm{V}_{\text {cc }}$ rises to 4.5 V , the undervoltage lockout circuit discharges $\mathrm{C}_{\mathrm{SS}}$ to ground. After $\mathrm{V}_{\mathrm{cc}}$ rises above $4.5 \mathrm{~V}, \mathrm{Q}_{1}$ turns off and $\mathrm{C}_{\mathrm{ss}}$ is slowly charged by $R_{\text {ss }}$. Comparator $C_{2}$ and latch $L_{2}$ first disable both the upper and lower gate drives. Hysteretic comparator $\mathrm{C}_{1}$ resets the latch $\mathrm{L}_{1}$ so that hiccup is disabled
during start up. As mentioned above, there is no PWM (=TGON) pulse until $\mathrm{C}_{\mathrm{ss}}$ is above 1.25 V and the corresponding COMP rises above 1.85 V . Once the first TGON pulse appears, $L_{2}$ is reset and both gate drivers of that channel are enabled.

After $\mathrm{C}_{\mathrm{ss}}$ is charged above $3.3 \mathrm{~V}, \mathrm{C}_{1}$ output goes low. Hiccup is armed. If the output voltage is less than 70\% of the set value due to improper start up or output overload, then $\mathrm{C}_{3}$ will set the overload latch $\mathrm{L}_{1}$. Both gate drivers of the channel are turned off and the $10 \mu \mathrm{~A}$ current source discharges $C_{s S}$. $R_{s s}$ must be large enough to ensure full discharge of $\mathrm{C}_{\mathrm{ss}}$ down to 0.5 V . Soft-start process should be slow enough to allow the output to reach $70 \%$ of its final value before hiccup is armed. The overload latch $L_{1}$ is reset when the $C_{s s}$ capacitor is discharged below 0.5 V . The $10 \mu \mathrm{~A}$ current source turns off. $\mathrm{C}_{\mathrm{ss}}$ capacitor is recharged by $\mathrm{R}_{\mathrm{ss}}$ and the converter undergoes soft-start. If overload persists, the step-down converters will undergo repetitive shutdown and restart (hiccup).

If the output is short-circuited, the inductor current will not increase indefinitely between the times the inductor current reaching its current limit and shutdown. This is due to cycle skipping reduces the actual operating frequency.

Pulling the SS/EN pin below 0.8 V with an open-collector transistor sets the disable latch $\mathrm{L}_{2}$ and turns off the gate drives. The SS/EN pin can be used as the enable input for the controller.

The soft start timing diagram and the hiccup operation timing diagram are shown in Figures 6a and 6b respectively.

## POWER MANAGEMENT

## Applications Information

Operating Frequency ( $\mathrm{f}_{\mathrm{s}}$ )
The switching frequency in the SC2441A is userprogrammable. The advantages of constant frequency operation are simple passive component selection and fast transient response with simple frequency compensation. Before setting the operating frequency, the following trade-offs should be considered.

1) passive component sizes
2) converter efficiency
3) EMI
4) Minimum switch on time and
5) Maximum duty ratio

For a given output power, the sizes of the passive components are inversely proportional to the switching frequency, whereas MOSFET's/Diodes switching losses are proportional to the operating frequency. Other issues such as heat dissipation, packaging and the cost issues should be considered. The frequency bands for signal transmission should be avoided because of EM interference.

The switching frequency of both step-down controllers is set with an external resistor from Pin 10 to the signal ground. The set frequency is inversely proportional to the resistor value (Figure 7) and can be approximated as:

$$
\mathrm{R}_{\mathrm{OSC}}=101618 \cdot \mathrm{~F}_{\mathrm{Sw}}{ }^{-1.22}
$$

$R_{\text {osc }}$ is in $K \Omega$ and $F_{\text {sw }}$ is in KHz .

The internal oscillator starts to operate once $\mathrm{V}_{\text {IN }}$ exceeds its UVLO threshold. The oscillator output, CLK, (see Figure 2) clocks the step-up converter. The frequency divider generates two out-of-phase clocks, CLK1 and CLK2, at a half of CLK frequency. CLK1 and CLK2 clock the stepdown channels. The switching frequency of the step-up converter is twice those of the step-down controllers. If both step-down channels are running at 250 KHz , then the boost section will be running at 500 KHz .
$R_{\text {osc }}$ vs. Step-down Channel Switching Frequency


Figure 7. $\mathrm{R}_{\text {osc }}$ vs. Step-down Channel Free-running Frequency

## Minimum Switch On Time Limitation

In both step-down controllers, the falling edge of the clock turns on the top MOSFET. The inductor current ramps up so does the sensed voltage. After the sensed voltage crosses a threshold determined by the error amplifier output, the top MOSFET is turned off. The propagation delay time from the turn-on of the controlling FET to its turn-off is the minimum switch on time. The SC2441A has a minimum on time of about 180 ns at room temperature. This is the shortest on interval of the controlling FET. The controller either does not turn on the top MOSFET at all or turns it on for at least 180ns.

For a synchronous step-down converter, the operating duty cycle is $V_{0} / V_{I N}$. So the required on time for the top MOSFET is $\mathrm{V}_{d} /\left(\mathrm{V}_{1 N} \mathrm{f}_{s}\right)$. If the frequency is set such that the required pulse width is less than 180 ns , then the converter will start skipping cycles. Due to minimum on time limitation, simultaneously operating at very high

## POWER MANAGEMENT

## Applications Information

switching frequency and very short duty cycle is not practical. If the input voltage is 3.3 V and the operating frequency is 1 MHz , the lowest output voltage will be 0.6 V . There will not be enough modulation headroom if the on time is simply made equal to the minimum on time of the SC2441A. For ease of control, we recommend that the required pulse width be at least 1.5 times the minimum on time.

## Maximum Duty-cycle Consideration

The top MOSFET turns off for at least 200ns every cycle regardless of the switching frequency. This places an upper bound on the voltage conversion ratio at a given switching frequency.

If the desired output voltage requires high operating dutycycle, then operating frequency will have to be lowered to allow modulating headroom.

## RC Filtering network for $\mathbf{V}_{\mathrm{cc}}$ and $\mathbf{V}_{\mathrm{w}}$ pins

A RC filtering network is recommended for the SC2441A $V_{c c}$ and $V_{\text {IN }}$ pin connections. As shown in Figure 1, $R_{6}$ plus $C_{8}$ and $R_{2}$ plus $C_{2}$ are the filtering networks for $V_{c c}$ pin and $V_{\text {iv }}$ pin respectively. The value of the $R_{6}$ and $R_{2}$ ranges from $3.3 \Omega$ to $5.11 \Omega . \mathrm{C}_{8}$ and $\mathrm{C}_{2}$ should be larger than $1 \mu \mathrm{~F}$.
$\mathrm{C}_{8}$ and $\mathrm{C}_{2}$ are the decoupling capacitors for the $\mathrm{V}_{\mathrm{cc}}$ pin and $V_{\text {IN }}$ pin. They should be placed as close as possible to the pins of the SC2441A to achieve the best decoupling performance. Due to the different functionalities of the $V_{c C}$ pin and $V_{\text {IN }}$ pin, $C_{2}$ should be placed between the $\mathrm{V}_{\mathbb{1}}$ pin and the signal ground of the SC2441A. And $C_{8}$ should be placed between the $V_{c c}$ pin and the power ground of the SC2441A. The recommended connections for the $V_{c c}$ pin and $V_{\text {IN }}$ pin are illustrated in Figure 8.


Figure 8. RC Network Connections for $V_{I N}$ and $V_{c C}$ pins

## Step-Up Converter

The SC2441A features a step-up regulator and two stepdown controllers.

The boost section of the SC2441A comprises of pins 7, 8,26 and 27 . Pin 26 is the independent power ground for the boost converter section, which should be separated from the step-down section power ground pin 24 in layout to minimize the noise influence. The boost section in SC2441A has an internal reference set at 1.25 V . The output of the boost section can be programmed with external resistors $R_{1}$ and $R_{4}$ as shown in Figure 1.

$$
V_{\text {BOOST }}=1.25 \mathrm{~V} \times \frac{R_{1}+R_{4}}{R_{4}}
$$

SC2441A utilizes a transconductance error amplifier for the step-up controller and it can be compensated with $\mathrm{C}_{3}, \mathrm{R}_{5}$ and $\mathrm{C}_{5}$ as shown in Figure 1. The step-up controller in the SC2441A employs cycle-by-cycle peak current limit to protect the internal switching transistor. Current limit threshold is typically 0.8 A .

In the applications where only low input voltage is available, the step-up converter in the SC2441A is very useful for generating an auxiliary output to power the gate drive of the step-down controllers.

## Applications Information



Figure 9. Step-Up Section Layout Illustration

As shown in Figure 9, to minimize the switching noise generated by the step-up converter, the loop formed by $D_{1}, C_{1}$, SW3 and PGND2 should be as small as possible. And the PGND2 pin should be tied to PGND1 at one spot close to the PGND1 pin.

## Step-up Converter Inductor Selection

For a specified inductor current ripple ratio $\delta_{3}$ (peak-topeak current ripple v.s. actual input current $I_{I N}$ ), the inductor value is

$$
L_{1}=\frac{V_{\text {in }}}{f_{53} \delta_{303}}\left(1-\frac{V_{\text {in }}}{V_{o 3}}\right) \frac{V_{\text {in }}}{V_{03}} .
$$

Typically, select $\delta_{3}<2$ for a Continous Conduction Mode (CCM) operation.

If $\mathrm{V}_{\text {in }}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{o}}=5 \mathrm{~V}$ and $\mathrm{I}_{\mathrm{o3}}=100 \mathrm{~mA}$ with $\delta_{3}=1.6$ and $f_{s 3}=1 \mathrm{MHz}$, then, $L_{1}=4.7 \mu \mathrm{H}$.

Assuming that the efficiency of the boost converter is $\eta$ and the boost converter is running in CCM with duty ratio D. The peak inductor current is

$$
I_{\text {L1PEAK }}=\frac{V_{03} \cdot I_{03}}{V_{i n} \cdot \eta}+\frac{V_{i n}}{L_{1}} \cdot D \cdot T \cdot \frac{1}{2}
$$

The saturation current rating of the selected inductor should be at least 1.2 times of the calculated peak current value.

## Step-up Converter Capacitor Selection

Input capacitor: The input capacitance should be large such that the input transients due to both the step-up and the step-down converters do not trip the UVLO threshold 1.71 V . Since the SC2441A controls a 2-phase low input voltage step-down converter, the input capacitance is sized to handle the input ripple current of the buck converter. This is usually sufficient for the auxiliary boost converter because the input current in a boost converter is continuous.

Output capacitor: Unlike buck converter, pulse current is delivered to the output of a boost converter. To reduce the output ripple voltage, low ESR capacitors should be used. The output capacitor should also be able handle the output ripple current. The SC2441A is designed to use multi-layer ceramic capacitor as the sole output capacitor.

## Maximum Output Current of the Step-up Converter

Figure 3 shows that the boost switch current is sensed with an internal sense resistor $R s$ and it is internally limited at 0.6A. So the maximum output current can be given as ( $\eta$ is the efficiency of the step-up section):

$$
\mathrm{I}_{\mathrm{o}, \max }=\left(0.6 \mathrm{~A}-\frac{\delta_{3}}{2}\right) \cdot \frac{\mathrm{V}_{\mathrm{in}} \cdot \eta}{\mathrm{~V}_{\mathrm{o} 3}}
$$

## POWER MANAGEMENT

## Applications Information

## Loop Compensation for the Step-Up Converter

A simple small signal model for current-mode boost converter in continuous-conduction mode is shown in Figure 10.


Figure 10. Small signal model of Boost converter.
In Figure 10, $\mathrm{C}_{03}$ and $\mathrm{R}_{\text {est3 }}$ are the capacitance and the ESR of the output capacitor, $g_{m 3}$ is the error amplifier transconductance and $k_{3}$ is the current loop gain. If one specifies the loop crossover frequency $f_{c}$, the compensation component values are readily calculated as

$$
\begin{gathered}
C_{4}=h_{3} g_{m 3} k_{3}\left(1-D_{3}\right) \frac{R_{o 3}}{2}\left|1-\frac{f_{c}}{f_{z 1}}\right| \frac{1}{2 \pi f_{c}} \frac{R_{e s r 3}}{R_{e s r 3}+0.5 R_{o 3}}, \\
R_{4}=\frac{1}{C_{4}} C_{o 3}\left(R_{e s 53}+\frac{R_{o 3}}{2}\right)
\end{gathered}
$$

and

$$
\begin{gathered}
C_{5}=C_{4} \frac{2 R_{e s 53}}{R_{o 3}} \\
f_{z 1}=\frac{\left(1-D_{3}\right)^{2} R_{03}}{2 \pi L_{3}} . \\
h_{3}=\frac{R_{b}}{R_{a}+R_{b}}
\end{gathered}
$$

## Soft-Starting the Step-Down Controllers

The soft-start of the two step-down converters are independently controlled through SS1 pin and SS2 pin. As lillustrated in Figure 4, if $\mathrm{V}_{\text {cc }}$ is below $4.5 \mathrm{~V}, \mathrm{Q}_{1}$ will be on, keeping $\mathrm{C}_{\text {ss }}$ discharged. When FAULT goes low, $\mathrm{Q}_{1}$ is turned off, $C_{s S}$ gets charged via $R_{S S}$ from $V_{c c}$. Values of $R_{s s}$ and $C_{s s}$ set different start-up times.

As shown in Figure 4, if the output falls below $70 \%$ of its setpoint, the Css will be discharged with a $10 \mu \mathrm{~A}$ current sink. $R_{\text {ss }}$ must be large enough to allow the soft-start capacitor to be discharged below 0.5 V . Soft-start process should be long enough to allow the output to reach $70 \%$ of its final value before hiccup is armed.

## Coincident Soft-Start

The step-down controllers can be made to start coincidently. The method is shown in Figure 11.


Figure 11. Coincident Soft-Start for Step-Down Converters

The capacitance of $C_{s s}$, as shown above, should be more than 3 times of the capacitance of the $\mathrm{C}_{\mathrm{ss} 1}$ and $\mathrm{C}_{\mathrm{ss} 2}$.

## POWER MANAGEMENT

## Applications Information

## DCR Current Sensing

Either precision sense resistor or inductor DCR can be used as the inductor current sensing element.


Figure 12. Current Sensing Circuit.
In Figure 12 SW1 and SW2 represent the MOSFET switches. CS is the current sense amplifier. $\mathrm{I}_{\mathrm{cs}+}$ and $\mathrm{I}_{\mathrm{cs}}$ are the input bias currents of the CS. $L_{1}$ is the output inductor. $R_{1}$ is the DC resistance of $L_{1} . R_{2}, R_{3}$ and $C_{1}$ constitute the DCR current sensing network.

Assuming that CS input bias currents are zero and that $R_{3}$ is not used, if the time constant $L_{1} / R_{1}$ is made equal to the time constant $R_{2} C_{1}$, then the voltage across the inductor DCR, $R_{1}$, will be replicated across $\mathrm{C}_{1}$ in the steady state (see Figure 13). The following equations apply:

$$
\begin{aligned}
\mathrm{I}_{\mathrm{L} 1 \cdot \text { PEAK }} & =\mathrm{I}_{\mathrm{O}}+\Delta \mathrm{I}_{\mathrm{L} 1} / 2 \\
\mathrm{I}_{\mathrm{L} 1} \cdot \text { VaLLEY } & =\mathrm{I}_{0}-\Delta \mathrm{I}_{\mathrm{L} 1} / 2 \\
\mathrm{~V}_{\mathrm{C} 1}(\mathrm{t}) & =\mathrm{I}_{\mathrm{L} 1}(\mathrm{t}) \cdot \mathrm{R}_{1}
\end{aligned}
$$

where, $I_{0}$ is the output current and $\Delta L_{L_{1}}$ is the peak-topeak $L_{1}$ current ripple. The inductor current can therefore be sensed by monitoring $C_{1}$ voltage. $L$ should be selected so that the is between $25 \%$ to $33 \%$ of the $I_{0}$.

However CS input bias currents are not zero. $\mathrm{I}_{\mathrm{cs}+}$ and $\mathrm{I}_{\text {cs }}$ are typically $0.4 \mu \mathrm{~A}$ and $40 \mu \mathrm{~A}$ respectively (see electrical characteristics) and can not be ignored.


Figure 13. Voltage Waveform $C_{1}$ and $R_{1}$
In Figure 12, $\mathrm{R}_{2}$ and $\mathrm{R}_{3}$ resistive divider attenuates the sensed signals when I . The time constant resulting from $L_{1}$ and its $\operatorname{DCR} R_{1}$ is:

Define $R_{\text {EQu }}$ :

The time constant of the DCR sensing network is:

If $\tau_{\mathrm{C} 1}=\tau_{\mathrm{L} 1}$, then the peak and valley voltages across $\mathrm{C}_{1}$ will be:

$$
\mathrm{V}_{\mathrm{C} 1 \cdot \mathrm{VaLLEY}}=\mathrm{I}_{\mathrm{CS}+} \cdot \mathrm{R}_{\mathrm{EQU}}+\frac{\mathrm{R}_{3} \cdot \mathrm{R}_{1}}{\left(\mathrm{R}_{2}+\mathrm{R}_{3}\right)} \cdot\left(\mathrm{I}_{0}-\frac{\Delta \mathrm{I}_{\mathrm{L} 1}}{2}\right)
$$

$I_{\mathrm{cs}+}$ therefore introduces an offset error to the sensed voltage. To reduce this error, $\mathrm{R}_{\text {EQU }}$ must be minimized.

Suppose $\mathrm{V}_{\text {IN }}=5 \mathrm{~V} ; \mathrm{V}_{\text {out }}=2.5 \mathrm{~V} ; \quad \mathrm{D}=50 \% ; \mathrm{I}_{\text {OUT }}=20 \mathrm{~A}$; $\mathrm{F}_{\mathrm{sw}}=500 \mathrm{KHz} ; \mathrm{L}_{1}=0.5 \mu \mathrm{H} ; \mathrm{R}_{1}=2 \mathrm{~m} \Omega ; \mathrm{I}_{\mathrm{cst}}=1 \mu \mathrm{~A}$. The output current limit is set at 28A. The time constant formed by $L_{1}$ and $R_{1}$ is

$$
\begin{gathered}
\tau_{\mathrm{L} 1}=\frac{\mathrm{L}_{1}}{\mathrm{R}_{1}}=0.25 \mathrm{~ms}=\frac{\mathrm{R}_{2} \cdot \mathrm{R}_{3}}{\mathrm{R}_{2}+\mathrm{R}_{3}} \cdot \mathrm{C}_{1} \\
\Delta \mathrm{I}_{\mathrm{L} 1}=5 \mathrm{~A} \\
\mathrm{~V}_{\mathrm{C} 1 \cdot \mathrm{PEAK}}=\mathrm{I}_{\mathrm{CS}+} \cdot \mathrm{R}_{\mathrm{EQU}}+\frac{\mathrm{R}_{3} \cdot \mathrm{R}_{1}}{\left(\mathrm{R}_{2}+\mathrm{R}_{3}\right)} \cdot\left(28 \mathrm{~A}+\frac{\Delta \mathrm{l}_{\mathrm{L} 1}}{2}\right)=25 \mathrm{mV}
\end{gathered}
$$

## Applications Information

$$
\frac{R_{2} \cdot R_{3}}{R_{2}+R_{3}} \cdot C_{1}=0.25 \mathrm{~ms}
$$

$1 \mu A \cdot \frac{R_{3} \cdot R_{2}}{\left(R_{2}+R_{3}\right)}+\frac{R_{3} \cdot R_{1}}{\left(R_{2}+R_{3}\right)} \cdot\left(28 A+\frac{5 A}{2}\right)=25 m V$ With an arbitrary selection of $\frac{R_{2} \cdot R_{3}}{R_{2}+R_{3}}=3.01 \mathrm{~K} \Omega$, we can get $\mathrm{C}_{1}=83 n \mathrm{nF}$. Since $83 n \mathrm{nF}$ is not a standard capacitance value, we use 100 nF capacitor for $\mathrm{C}_{1}$. Consequently,

$$
\frac{R_{2} \cdot R_{3}}{R_{2}+R_{3}}=2.5 \mathrm{~K} \Omega . \text { And we can also derive: }
$$

$$
\begin{gathered}
1 \mu \mathrm{~A} \cdot 2.5 \mathrm{~K} \Omega+\frac{\mathrm{R}_{1}}{\mathrm{R}_{2}} \cdot 2.5 \mathrm{~K} \Omega\left(28 \mathrm{~A}+\frac{5 \mathrm{~A}}{2}\right)=25 \mathrm{mV} \\
\mathrm{R}_{2}=6.80 \mathrm{~K} \Omega \\
\mathrm{R}_{3}=3.92 \mathrm{~K} \Omega
\end{gathered}
$$

## Pre-biased Start Up

Sometimes the step-down converter is to start into a pre-biased output load. The pre-biased voltage is normally lower than the output setpoint of the step-down converter.

As described earlier, pre-bias startup process with the SC2441A is seamless. The testing setup of the pre-biased start-up is shown as in Figure 14.


Figure 14. Test Setup for Pre-biased Start Up

In Figure 14, $\mathrm{V}_{\mathrm{s}}$ is the external power supply pre-biasing $\mathrm{V}_{\mathrm{o}} . \mathrm{D}_{1}$ blocks the output of the power module under test from $\mathrm{V}_{\mathrm{s}}$ during soft-start. $\mathrm{R}_{\text {LOAD }}$ is the resistive load of the module under test. Before power-up the module, monitor $V_{0}$ to ensure that it is the desired pre-biased output voltage. Then power-up the module. $\mathrm{V}_{0}$ should rise smoothly.

## Free-running Operation

The internal oscillator of the SC2441A can either freerun or it can be phase-locked to an external clock.

In free-running mode, the internal phase-locked loop is disabled by tying an external resistor from the PLLF pin to $\mathrm{V}_{\text {IN }}$. The external resistor ROSC (see figure 5(a)) programs the channel frequency. The PLLF pull-up resistor should be carefully selected so that the voltage at the PLLF pin is above 1 V . A value between $20 \mathrm{~K} \Omega$ to $50 \mathrm{~K} \Omega$ is recommended.

Pull-up resistor can also be tied to $\mathrm{V}_{\mathrm{cc}}$ if $\mathrm{V}_{\mathrm{cc}}$ is present before the SC2441A starts to switch. The advantage tying the pull-up resistor to $\mathrm{V}_{\mathrm{cc}}$ is because that the $\mathrm{V}_{\mathrm{cc}}$ is a regulated output from either a boost converter or a sepic converter. The resistor from the PLLF pin can be tied to $V_{c c}$ if $V_{c c}$ is from a boost converter output. The reason is that the $V_{c c}$ will be powered up from the input $V_{I N}$ before output of the boost converter reaches the setpoint. However, in some applications, a SEPIC converter is employed to get stable $\mathrm{V}_{\mathrm{cc}}$ due to the wide input voltage range. In this case, the resistor from the PLLF pin should not be connected to the $\mathrm{V}_{\mathrm{cc}}$ due to the presence of a DC blocking capacitor in the converter. The SC2441A will not switch if the PLLF pin is at zero volt.

Applying more than 2.1V at the PLLF pin activates the diode clamp circuit (see Figure 5(a)). The filtering components ( $\mathrm{R}_{1}, \mathrm{R}_{2}, \mathrm{C}_{1}$ and $\mathrm{C}_{2}$ in Figure $5(\mathrm{a})$ ) are not needed while free-running. The clamp activation will have no effect on the PLL if $\mathrm{V}_{\text {pLL }}>1 \mathrm{~V}$.

The internal clock is brought out to the CKOUT pin. The signal at CKOUT pin can be used as the synchronizing clock for other SC2441As in a master-slave configuration.

## POWER MANAGEMENT

## Applications Information

Master - Slave Mode Configuration
The configuration for SC2441A master-slave mode operation is shown in Figure 15. The master is made free running, the master clock frequency should be within the synchronizing range of the slave.

In the Master-Slave mode, the SS2441A can be synchronized to an external clock signal applied to the SYNC pin. External filtering componets ( $\mathrm{R}_{1}, \mathrm{R}_{2}, \mathrm{C}_{1}$ and $\mathrm{C}_{2}$ ) on the PLLF pin are necessary for the slave SC2441A. The PLLF pull-up resistor is not necessary for the slave converter.

Phase shift between the master and the slave is the phase lag measured between the sync input and the clock output of the slave. Typical relationship between the phase shift and the slave value of the resistor $R_{2}$ is shown in the "Typical Characteristics".

For the SC2441A running at slave mode, its free-runing frequency (internal switching frequency) set with ROSC should be programmed $20 \%$ higher than the external synchronization frequency.


Figure 15. Master-Slave Synchroniz̄ation

As shown in Figure 15, the CKOUT signal of the master SC2441A is the input sync signal for the slave SC2441A. The $R_{1}, C_{1}$ and $C_{2}$ constitute the filtering circuit stabilizing the phase lock loop in the slave SC2441A. R2 (between $30 \mathrm{k} \Omega$ and $150 \mathrm{k} \Omega$ ) determines the phase shift between the slave CKOUT and its SYNC input.

## PLL Frequency Compensation

Applying synchronizing clock with step change in frequency adjust compensation components until overshoot and ringing at PLLF pin is minimized.

## Output Inductor and Ripple Current in Step-down Sections

Both step-down controllers in the SC2441A operate in synchronous continuous-conduction mode (CCM) regardless of the output load. The output inductor selection/design is based on the output DC and transient requirements. Both output current and voltage ripples are reduced with larger inductors but it takes longer to change the inductor current during load transients. Conversely smaller inductors results in lower DC copper losses but the AC core losses (flux swing) and the winding AC resistance losses are higher. A compromise is to choose the inductance such that the peak to peak inductor ripple current is $20 \%$ to $30 \%$ of the rated output current.

Assume that the inductor current ripple (peak-to-peak) is $\delta * \mathrm{I}_{\mathrm{o}}$ Then the inductance will be

$$
L=\frac{V_{0}(1-D)}{\delta l_{0} f_{s}}
$$

The peak current in the inductor becomes $(1+\delta / 2) *$ lo and the RMS current is

$$
I_{L, m s}=I_{o} \sqrt{1+\frac{\delta^{2}}{12}}
$$

The followings are to be considered when choosing inductors.
a) Inductor core material: For high efficiency applications above 350 KHz , ferrite, Kool-Mu and polypermalloy materials should be used. Low-cost powdered iron cores can be used for cost sensitive-applications below 350 KHz but with attendant higher core losses.

## POWER MANAGEMENT

## Applications Information

b) Select inductance value: Sometimes the calculated inductance value is not available off-the-shelf. The designer can choose the adjacent (larger) standard inductance value. The inductance varies with temperature and DC current. It is a good engineering practice to re-evaluate the resultant current ripple at the rated DC output current.
c) Current rating: The saturation current of the inductor should be at least 1.5 times of the peak inductor current under all conditions.

## Output Capacitor ( $\mathbf{C}_{\mathrm{o}}$ ) and $\mathbf{V}_{\text {out }}$ Ripple in Step-down Sections

The output capacitor provides output current filtering in steady state and serves as a reservoir during load transient. The output capacitor can be modeled as an ideal capacitor in series with its parasitic ESR ( $\left.\mathrm{R}_{\text {ess }}\right)$ and ESL ( $\left.\mathrm{L}_{\text {es }}\right)$ (Figure 16).


Figure 16. $\mathrm{C}_{0}$ equivalent circuit
If the current through the branch is $i_{b}(t)$, the voltage across the terminals will then be

$$
v_{0}(t)=V_{o}+\frac{1}{C_{o}} \int_{0}^{t} i_{b}(t) d t+L_{\text {ess }} \frac{d i_{b}(t)}{d t}+R_{\text {esr }} i_{b}(t) .
$$

This basic equation illustrates the effects of ESR, ESL and $\mathrm{C}_{0}$ on the output voltage.

The first term is the DC voltage across $C_{0}$ at time $t=0$. The second term is the ripple-voltage caused by the inductor ripple-current. The third term is the voltage ripple due to ESL and the fourth term is the voltage ripple due to ESR. The total output voltage ripple is then a vector sum of the last three terms.

Since the inductor current is a triangular waveform with peak-to-peak value $\delta *{ }_{\mathrm{I}}^{\mathrm{o}}$, the ripple-voltage caused by inductor current ripples is

$$
\Delta \mathrm{v}_{\mathrm{C}} \approx \frac{\delta \mathrm{I}_{\mathrm{o}}}{8 \mathrm{C}_{\mathrm{o}} \mathrm{f}_{\mathrm{s}}}
$$

The ripple-voltage due to ESL is

$$
\Delta v_{E S L}=L_{\text {esi }} \mathrm{f}_{\mathrm{s}} \frac{\delta \mathrm{l}_{\mathrm{o}}}{\mathrm{D}}
$$

and the ESR ripple-voltage is

$$
\Delta v_{\mathrm{ESR}}=\mathrm{R}_{\mathrm{esr}} \delta \mathrm{I}_{\mathrm{o}} .
$$

Aluminum capacitors (e.g. electrolytic, solid OS-CON, POSCAP, tantalum) have high capacitances and low ESL's. The ESR has the dominant effect on the output ripple voltage. It is therefore very important to minimize the ESR.

When determining the ESR value, both the steady state ripple-voltage and the dynamic load transient need to be considered. To keep the steady state output ripple-voltage $<\Delta V_{o}$, the ESR should satisfy

$$
\mathrm{R}_{\mathrm{ess} 1}<\frac{\Delta \mathrm{V}_{\mathrm{o}}}{\delta \mathrm{I}_{\mathrm{o}}} .
$$

To limit the dynamic output voltage overshoot/ undershoot within $\alpha$ (say 3\%) of the steady state output voltage) under 0 to full load current swing, the ESR value should be

$$
\mathrm{R}_{\mathrm{esr} 2}<\frac{\alpha \mathrm{V}_{\mathrm{o}}}{\mathrm{I}_{\mathrm{o}}}
$$

The required ESR value of the output capacitors should be

$$
\mathrm{R}_{\mathrm{est}}=\min \left\{\mathrm{R}_{\mathrm{ess} 1}, \mathrm{R}_{\mathrm{es} 12}\right\} .
$$

In the aluminum capacitor selection, the working voltage rating is normally suggested to be greater than $1.5 \mathrm{~V}_{0}$. The allowable current ripple (RMS) should be greater than

POWER MANAGEMENT

## Applications Information

$$
\frac{\delta I_{0}}{2 \sqrt{3}}
$$

Usually it is necessary to have several capacitors of the same type in parallel to satisfy the ESR requirement. The voltage ripple cause by the capacitor charge/ discharge should be an order of magnitude smaller than the voltage ripple caused by the ESR. To guarantee this, the capacitance should satisfy

$$
\mathrm{C}_{\mathrm{o}}>\frac{10}{2 \pi \mathrm{f}_{\mathrm{s}} R_{\mathrm{esr}}}
$$

In many application circuits, several low ESR ceramic capacitors are added in parallel with the aluminum capacitors to further reduce ESR and improve high frequency decoupling. Since the capacitances and the ESR's of ceramic and aluminum capacitors are different, the following remarks are made to clarify some practical issues.

Remark 1: High frequency ceramic capacitors may not carry most of the ripple current. It also depends on the capacitor value. Only when the capacitor value is set properly, the effect of ceramic capacitor low ESR starts to be significant.

For example, if a $10 \mu \mathrm{~F}, 4 \mathrm{~m} \Omega$ ceramic capacitor is connected in parallel with $2 \times 1500 \mu \mathrm{~F}, 90 \mathrm{~m} \Omega$ electrolytic capacitors, the ripple current in the ceramic capacitor is only about $42 \%$ of the current in the electrolytic capacitors at the ripple frequency. If a $100 \mu \mathrm{~F}, 2 \mathrm{~m} \Omega$ ceramic capacitor is used, the ripple current in the ceramic capacitor will be about 4.2 times of that in the electrolytic capacitors. When two $100 \mu \mathrm{~F}, 2 \mathrm{~m} \Omega$ ceramic capacitors are used, the current ratio increases to 8.3. In this case most of the ripple current flows in the ceramic decoupling capacitor. The ESR of the ceramic capacitors will then determine the output ripple-voltage.

Remark 2: The total equivalent capacitance of the filter bank is not simply the sum of all the paralleled capacitors. The total equivalent ESR is not simply the parallel combination of all the individual ESR's either. Instead they should be calculated using the following formulae.
$C_{e q}(\omega):=\frac{\left(R_{1 a}+R_{1 b}\right)^{2} \omega^{2} C_{1 a}{ }^{2} C_{1 b}{ }^{2}+\left(C_{1 a}+C_{1 b}\right)^{2}}{\left(R_{1 a}{ }^{2} C_{1 a}+R_{1 b}{ }^{2} C_{1 b}\right) \omega^{2} C_{1 a} C_{1 b}+\left(C_{1 a}+C_{1 b}\right)}$

$$
\mathrm{R}_{\mathrm{eq}}(\omega):=\frac{\mathrm{R}_{1 \mathrm{a}} \mathrm{R}_{10}\left(\mathrm{R}_{1 \mathrm{a}}+\mathrm{R}_{1 \mathrm{~b}}\right) \omega^{2} \mathrm{C}_{1 \mathrm{a}}{ }^{2} \mathrm{C}_{1 \mathrm{~b}}{ }^{2}+\left(\mathrm{R}_{10} \mathrm{C}_{1 \mathrm{~b}}{ }^{2}+\mathrm{R}_{1 \mathrm{a}} \mathrm{C}_{1 \mathrm{ab}}{ }^{2}\right)}{\left.\left(\mathrm{R}_{1 \mathrm{aa}}+\mathrm{R}_{1 \mathrm{~b}}\right)^{2}\right)^{2} \mathrm{C}_{12 \mathrm{a}}{ }^{2} \mathrm{C}_{10}{ }^{2}+\left(\mathrm{C}_{1 \mathrm{ab}}+\mathrm{C}_{1 \mathrm{~b}}\right)^{2}}
$$

where $R_{1 \mathrm{a}}$ and $\mathrm{C}_{1 \mathrm{a}}$ are the ESR and capacitance of electrolytic capacitors, and $R_{1 b}$ and $C_{1 b}$ are the ESR and capacitance of the ceramic capacitors respectively (Figure 17).


Figure 17. Equivalent RC branch.
$\mathrm{R}_{e q}$ and $\mathrm{C}_{\text {eq }}$ are both functions of frequency. For rigorous design, the equivalent ESR should be evaluated at the ripple frequency for voltage ripple calculation when both ceramic and electrolytic capacitors are used. If $R_{1 a}=R_{1 b}$ $=R_{1}$ and $C_{1 a}=C_{1 b}=C_{1}$, then $R_{e q}$ and $C_{e q}$ will be frequencyindependent and

$$
R_{e q}=1 / 2 R_{1} \text { and } C_{e q}=2 C_{1} .
$$

## Input Capacitor ( $\mathrm{C}_{\text {in }}$ ) in Step-down Sections

The input supply to the converter usually comes from a pre-regulator. Since the input supply is not ideal, input capacitors are needed to filter the current pulses at the switching frequency. A simple buck converter is shown in Figure 18.


Figure 18. Buck converter input model
As shown in Fig. 18, the internal DC input voltage source

## POWER MANAGEMENT

## Applications Information

impedance is $R_{\text {in }}$ and the input capacitor $C_{i n}$ has an ESR denoted as $R_{\text {esr }}$. MOSFET and input capacitor current waveforms, ESR voltage ripple and input voltage ripple are shown in Figure 19.


Figure 19. Typical waveforms at the input of a buck converter.

It can be seen that the current in the input capacitor pulses with high di/dt. Capacitors with low ESL should be used. It is also important to place the input capacitor close to the MOSFET's on the PC board to reduce trace inductances around the pulse current loop.

The RMS value of the capacitor current is approximately

$$
I_{\text {Cin }}=I_{o} \sqrt{D\left[\left(1+\frac{\delta^{2}}{12}\right)\left(1-\frac{D}{\eta}\right)^{2}+\frac{D}{\eta^{2}}(1-D)\right]} .
$$

The power losses at the input capacitors is then

$$
P_{\mathrm{Cin}}=I_{\mathrm{Cin}}{ }^{2} \mathrm{R}_{\mathrm{est}}
$$

For reliable operation, the maximum power dissipation in the capacitors should not result in more than $10^{\circ} \mathrm{C}$ of temperature rise. Many manufacturers specify the maximum allowable ripple current (ARMS) rating of the capacitor at a given ripple frequency and ambient temperature. The input capacitance should be high enough to handle the ripple current. For higher power applications, multiple capacitors are placed in parallel to increase the ripple current handling capability.

Sometimes meeting tight input voltage ripple specifications may require the use of larger input capacitance. At full load, the peak-to-peak input voltage ripple due to the ESR is

$$
\Delta \mathrm{v}_{\mathrm{ESR}}=\mathrm{R}_{\mathrm{esr}}\left(1+\frac{\delta}{2}\right) \mathrm{l}_{\mathrm{o}} .
$$

The peak-to-peak input voltage ripple due to the capacitor is

$$
\Delta \mathrm{v}_{\mathrm{c}} \approx \frac{\mathrm{DI}}{\mathrm{I}_{\mathrm{o}}} \mathrm{C}_{\mathrm{in}} .
$$

From these two expressions, $\mathrm{C}_{\text {in }}$ can be found to meet the input voltage ripple specification. In a multi-phase converter, channel interleaving can be used to reduce ripple. The two step-down channels of the SC2441A operate at 180 degrees from each other. If both stepdown channels in the SC2441A are connected in parallel, both the input and the output RMS currents will be reduced.

Ripple cancellation effect of interleaving allows the use of smaller input capacitors. When converter outputs are connected in parallel and interleaved, smaller inductors and capacitors can be used for each channel. The total output ripple-voltage remains unchanged. Smaller inductors speeds up output load transient.

When two channels with a common input are interleaved, the total DC input current is simply the sum of the individual DC input currents. The combined input current waveform depends on duty ratio and the output current waveform. Assuming that the output current ripple is small, the following formula can be used to estimate the $R M S$ value of the ripple current in the input capacitor.

Let the duty ratios and output currents of Channel 1 and Channel 2 be $\mathrm{D}_{1}, \mathrm{D}_{2}$ and $\mathrm{I}_{01}, \mathrm{I}_{02}$ respectively.

If $D_{1}<0.5$ and $D_{2}<0.5$, then
$\mathrm{I}_{\mathrm{Cin}} \approx \sqrt{\mathrm{D}_{1} \mathrm{I}_{11}{ }^{2}+\mathrm{D}_{2} \mathrm{I}_{\mathrm{O} 2}{ }^{2}}$.
If $D_{1}>0.5$ and $\left(D_{1}-0.5\right)<D_{2}<0.5$, then

$$
\mathrm{I}_{\mathrm{Cin}} \approx \sqrt{0.5 \mathrm{I}_{01}{ }^{2}+\left(\mathrm{D}_{1}-0.5\right)\left(\mathrm{I}_{01}+\mathrm{I}_{02}\right)^{2}+\left(\mathrm{D}_{2}-\mathrm{D}_{1}+0.5\right)_{\mathrm{o} 2}{ }^{2}}
$$

If $D_{1}>0.5$ and $D_{2}<\left(D_{1}-0.5\right)<0.5$, then
$\mathrm{I}_{\text {Cin }} \approx \sqrt{0.5 \mathrm{I}_{01}{ }^{2}+\mathrm{D}_{2}\left(\mathrm{I}_{\mathrm{O} 1}+\mathrm{I}_{\mathrm{o} 2}\right)^{2}+\left(\mathrm{D}_{1}-\mathrm{D}_{2}-0.5\right) \mathrm{I}_{\mathrm{o} 2}{ }^{2}}$.

## Applications Information

If $D_{1}>0.5$ and $D_{2}>0.5$, then
$\mathrm{I}_{\mathrm{Cin}} \approx \sqrt{\left.\left(\mathrm{D}_{1}+\mathrm{D}_{2}-1\right)\left(\mathrm{I}_{01}+\mathrm{I}_{\mathrm{o} 2}\right)^{2}+\left(1-\mathrm{D}_{2}\right)\right)_{01}{ }^{2}+\left(1-\mathrm{D}_{1}\right) \mathrm{I}_{02}{ }^{2}}$.

## Power MOSFET Selection and Gate Drive

Main considerations in selecting the MOSFET's are power dissipation, cost and packaging. Switching losses and conduction losses of the MOSFET's are directly related to the total gate charge $\left(\mathrm{C}_{\mathrm{g}}\right)$ and channel on-resistance ( $\mathrm{R}_{\mathrm{ds}(0 n)}$ ). In order to judge the performance of MOSFET's, the product of the total gate charge and on-resistance is used as a figure of merit (FOM). Transistors with the same FOM follow the same curve in Figure 20.


Figure 20. Figure of merit curves.
The closer the curve is to the origin, the lower is the FOM. This means lower switching loss or lower conduction loss or both. It is difficult to find MOSFET's with both low $\mathrm{C}_{\mathrm{g}}$ and low $\mathrm{R}_{\mathrm{ds}(0 n) \text {. }}$ Usually a trade-off between $\mathrm{R}_{\mathrm{ds}(0 n)}$ and $\mathrm{C}_{\mathrm{g}}$ has to be made.

MOSFET selection also depends on applications. In many applications, either switching loss or conduction loss dominates for a particular MOSFET. For synchronous buck converters with high input to output voltage ratios, the top MOSFET is hard switched but conducts with very low duty cycle. The bottom switch conducts at high duty cycle but switches at near zero voltage. For such applications, MOSFET's with low $\mathrm{C}_{\mathrm{g}}$ are used for the top switch and MOSFET's with low $R_{d s(o n)}^{g}$ are used for the bottom switch.

The losses in power MOSFET's consist of
a) conduction loss due to the channel resistance $R_{d s(o n)}$, b) switching loss due to the switch rise time $t_{r}$ and fall time $t_{f}$ and
c) the gate loss due to the gate resistance $R_{G}$.

## Top Switch:

The RMS value of the top switch current is

$$
I_{Q 1, \mathrm{~ms}}=I_{o} \sqrt{D\left(1+\frac{\delta^{2}}{12}\right)} .
$$

Its conduction loss is then

$$
P_{\mathrm{tc}}=\mathrm{I}_{\mathrm{Q1}, \mathrm{rms}}{ }^{2} \mathrm{R}_{\mathrm{ds}(0 \mathrm{n})} .
$$

$R_{d s(o n)}$ varies with temperature and gate-source voltage. Curves showing $R_{d s(o n)}$ variations can be found in manufacturers' data sheet. From the Si7882DP datasheet, $\mathrm{R}_{\mathrm{ds}((0)}$ is less than 4.5 mOhm when $\mathrm{V}_{\mathrm{gs}}$ is greater than 5 V . However $\mathrm{R}_{\mathrm{ds}(0 \text { ) }}$ increases by nearly $40 \%$ as the junction temperature increases from $25^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

The switching losses can be estimated using the simple formula

$$
\left.P_{t s}=\frac{1}{2}\left(t_{r}+t_{f}\right)\left(1+\frac{\delta}{2}\right)\right)_{o} V_{\text {in }} f_{s} .
$$

where $t_{r}$ is the rise time and $t_{f}$ is the fall time of the switching process. To clarify these, we sketch the typical MOSFET switching characteristics under clamped inductive mode in Figure 21.


Figure 21. MOSFET switching characteristics

## Applications Information

In Figure 21,
$\mathrm{Q}_{\mathrm{gs} 1}$ is the gate charge needed to bring the gate-to-source voltage $\mathrm{V}_{\mathrm{gs}}$ to the threshold $\mathrm{V}_{\mathrm{gs}+\mathrm{th}}$,
$\mathrm{Q}_{\mathrm{gs} 2}$ is the additional gate charge required for the switch current to reach its full-scale value $I_{d s}$ and $\mathrm{Q}_{\mathrm{gd}}$ is the charge needed to charge gate-to-drain (Miller) capacitance when $\mathrm{V}_{\mathrm{ds}}$ is falling.
Switching losses occur during the time interval $\left[\mathrm{t}_{1}, \mathrm{t}_{3}\right]$. Defining $t_{r}=t_{3}-t_{1} \cdot t_{r}$ can be approximated as

$$
t_{\mathrm{r}}=\frac{\left(\mathrm{Q}_{\mathrm{gs} 2}+Q_{\mathrm{gd}}\right) R_{\mathrm{gt}}}{\mathrm{~V}_{\mathrm{cc}}-\mathrm{V}_{\mathrm{gsp}}}
$$

where $R_{g t}$ is the total resistance from the driver supply rail to the gate of the MOSFET. It includes the gate driver internal impedance $R_{\mathrm{g},}$, external resistance $\mathrm{R}_{\mathrm{ge}}$ and the gate resistance $R_{g}$ within the MOSFET i.e.

$$
\mathrm{R}_{\mathrm{gt}}=\mathrm{R}_{\mathrm{gi}}+\mathrm{R}_{\mathrm{ge}}+\mathrm{R}_{\mathrm{g}} .
$$

$\mathrm{V}_{\mathrm{gsp}}$ is the Miller plateau voltage shown in Figure 21. Similarly an approximate expression for $t_{f}$ is

$$
\mathrm{t}_{\mathrm{f}}=\frac{\left(\mathrm{Q}_{\mathrm{gs} 2}+\mathrm{Q}_{\mathrm{gd}}\right) \mathrm{R}_{\mathrm{gt}}}{\mathrm{~V}_{\mathrm{gsp}}}
$$

Only a portion of the total losses $P_{g}=Q_{g} V_{c c} f_{s}$ is dissipated in the MOSFET package. Here $\mathrm{Q}_{\mathrm{g}}$ is the total gate charge specified in the datasheet. The power dissipated within the MOSFET package is

$$
P_{t g}=\frac{R_{g}}{R_{g t}} Q_{g} V_{c c} f_{s}
$$

The total power loss of the top switch is then

$$
P_{t}=P_{t c}+P_{t s}+P_{t g}
$$

If the input supply of the power converter varies over a wide range, then it will be necessary to weigh the relative importance of conduction and switching losses. This is because conduction loss is inversely proportional to the input voltage. Switching loss however increases with the input voltage. The total power loss of MOSFET should be calculated and compared for high-line and low-line cases. The worst case is then used for thermal design.

## Bottom Switch:

The RMS current in bottom switch can be calculated

$$
I_{\mathrm{Q} 2, \mathrm{~ms}}=I_{o} \sqrt{(1-D)\left(1+\frac{\delta^{2}}{12}\right)} .
$$

The conduction loss is then

$$
P_{b c}=I_{Q 2, m s}{ }^{2} R_{d s(o n)},
$$

where $R_{d s(o n)}$ is the channel resistance of bottom MOSFET. If the input voltage to output voltage ratio is high (e.g. $\mathrm{V}_{\text {in }}=12 \mathrm{~V}, \mathrm{~V}_{0}=1.5 \mathrm{~V}$ ), the duty ratio D will be small. Since the bottom switch conducts with duty ratio (1-D), the corresponding conduction losses can be quite high.
Due to non-overlapping conduction between the top and the bottom MOSFET's, the internal body diode or the external Schottky diode across the drain and source terminals always conducts prior to the turn on of the bottom MOSFET. The bottom MOSFET switches on with only a diode voltage between its drain and source terminals. The switching loss

$$
\left.\mathrm{P}_{\mathrm{bs}}=\frac{1}{2}\left(\mathrm{t}_{\mathrm{r}}+\mathrm{t}_{\mathrm{f}}\right)\left(1+\frac{\delta}{2}\right)\right)_{\mathrm{o}} \mathrm{~V}_{\mathrm{d}} \mathrm{f}_{\mathrm{s}}
$$

is negligible due to near zero-voltage switching.
The gate loss is estimated as

$$
P_{\mathrm{bg}}=\frac{R_{\mathrm{g}}}{R_{\mathrm{gt}}} Q_{\mathrm{g}} \mathrm{~V}_{\mathrm{cc}} \mathrm{f}_{\mathrm{s}}
$$

The total bottom switch loss is then

$$
P_{b}=P_{b c}+P_{b s}+P_{b g}
$$

Once the power losses $P_{\text {loss }}$ for the top ( $\mathrm{P}_{\mathrm{t}}$ ) and bottom $\left(P_{b}\right)$ MOSFET's are known, thermal and package design at component and system level should be done to verify that the maximum die junction temperature ( $\mathrm{T}_{\mathrm{j}, \text { max }}$, usually $125^{\circ} \mathrm{C}$ ) is not exceeded under the worst-case conditions. The equivalent thermal impedance from junction to ambient $\left(\theta_{\mathrm{ja}}\right)$ should satisfy

$$
\theta_{\mathrm{ja}} \leq \frac{\mathrm{T}_{\mathrm{j}, \max }-\mathrm{T}_{\mathrm{a}, \max }}{\mathrm{P}_{\mathrm{loss}}}
$$

$\theta_{\mathrm{j}}$ depends on the die to substrate bonding, packaging material, the thermal contact surface, thermal compound property, the available effective heat sink area and the air flow condition (free or forced convection). Actual temperature measurement of the prototype should be carried out to verify the thermal design.

## Integrated Power MOSFET Drivers

There are four internal MOSFET drivers in a dualchannel step-down converter.

## POWER MANAGEMENT

## Applications Information

Using low gate charge MOSFETs reduces switching loss. It is possible to trade driver IC losses for MOSFET switching losses by adjusting the gate resistance. Lower gate resistance results in higher gate driving current and faster MOSFET switching. However the driver incurs higher losses. Conversely higher gate drive resistance limits the gate drive current, thus lowering the driver dissipation. MOSFET switching loss is higher.

To prevent shoot-through between the top and the bottom MOSFETs during commutation, one MOSFET should be completely turned off before the other is turned on. The SC2441A uses adaptive non-overlapping timing to prevent shoot-through.

## Optimize MOSFET Driving Voltage

The on-state DC resistance of a MOSFET, $R_{\text {Ds_on }}$, is determined by its gate to source voltage. The higher the $\mathrm{V}_{\mathrm{GS}}$, the lower the $\mathrm{R}_{\mathrm{DS} \_ \text {on }}$ will be. Once the gate-source voltage exceeds a certain level, the $\mathrm{R}_{\mathrm{DS} \text { _o }}$ becomes relatively constant. There is no benefit except higher dissipation if you further increase the MOSFET gate drive voltage. It is recommended to select gate drive voltage ( $\mathrm{V}_{\mathrm{cc}}$ pin) of the SC2441A in between 5 V to 7 V .

## Setting the Output Voltage of the Step-down Section

The non-inverting inputs of the error amplifiers are internally biased to 0.5 V voltage reference. A simple voltage divider ( $R_{01}$ at top and $R_{02}$ at bottom) sets the converter output voltage. $\mathrm{R}_{02}$ can be expressed as a function of the voltage feedback gain $h=0.5 / V_{o}$ and $R_{01}$

$$
R_{02}=\frac{h}{1-h} R_{01 .}
$$

caused by the feedback voltage divider ratio. It cannot be corrected by the feedback loop.

Once either $R_{01}$ or $R_{02}$ is chosen, the other can be calculated for the desired output voltage $\mathrm{V}_{\mathrm{o}}$. Since the number of standard resistance values is limited, the calculated resistance may not be available as a standard value resistor. As a result, there will be a set error in the converter output voltage. This non-random error is

The following table lists a few standard resistor combinations for realizing some commonly used output voltages.

| Vo (V) | $\mathbf{0 . 6}$ | 0.9 | $\mathbf{1 . 2}$ | $\mathbf{1 . 5}$ | 1.8 | 2.5 | 3.3 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $(1-\mathrm{h}) / \mathrm{h}$ | $\mathbf{0 . 2}$ | 0.8 | $\mathbf{1 . 4}$ | $\mathbf{2}$ | 2.6 | 4 | 5.6 |
| Ro1 (Ohm) | $\mathbf{2 0 0}$ | 806 | $\mathbf{1 . 4 K}$ | $\mathbf{2 K}$ | 2.61 K | 4.02 K | 5.62 K |
| Ro2 (Ohm) | $\mathbf{1 K}$ | 1 K | $\mathbf{1 K}$ | $\mathbf{1 K}$ | 1 K | 1 K | 1 K |

Only the voltages in boldface can be precisely set with standard 1\% resistors.

The input bias current of the error amplifier also causes an error in the output voltage. The inverting input bias currents of error amplifiers 1 and 2 are -60nA and -280nA respectively. Since the non-inverting input is biased to 0.5 V , the percentage error in the second output voltage will be $-100 \% \cdot(0.28 \mu \mathrm{~A}) \cdot \mathrm{R}_{01} R_{\mathrm{o}} /[0.5 \cdot$ $\left.\left(R_{o 1}+R_{o 2}\right)\right]$. To keep this error below $0.2 \%, R_{02}<4 k \Omega$.

## Loop Compensation in Step-down Section

The SC2441A uses current-mode control for both stepdown channels. Current-mode control is a dual-loop control system in which the inductor peak current is loosely controlled by the inner current-loop. The higher gain outer loop regulates the output voltage. Since the current loop makes the inductor appear as a current source, the complex high-Q poles of the output LC networks is split into a dominant pole determined by the output capacitor and the load resistance and a high frequency pole. This pole-splitting property of currentmode control greatly simplifies loop compensation.

## POWER MANAGEMENT

## Applications Information

The inner current-loop is unstable (sub-harmonic oscillation) unless the inductor current up-slope is steeper than the inductor current down-slope. For stable operation above $50 \%$ duty-cycle, a compensation ramp is added to the sensed-current. In the SC2441A the compensation ramp is made duty-ratio dependent. The compensation ramp is approximately

$$
V_{\text {SLOPE }}(D)=230 \mathrm{mV} \cdot \mathrm{D} \cdot \mathrm{e}^{0.734 \cdot \mathrm{D}}
$$

$D$ is the duty ratio.
The slope compensation voltage vs duty ratio is as shown in Figure 22.


Figure 22. Slope Compensation Voltage Waveform
Illustrated as the picture above, as the duty ratio increases, the slope compensation voltage added into the control loop increases too. And the control loop including the slope compensation is shown in Figure 23.

The voltage transconductance error amplifier (shown in Figure 24) has a $g_{m}$ of $315 \mu \mathrm{~A} / \mathrm{V} . \mathrm{C}_{2}, \mathrm{C}_{3}$ and $\mathrm{R}_{2}$ construct the compensation network for stable operation with optimized load transient response.

The feedback gain h and the resistor values are determined using the equations given in the "Setting the Output Voltage" section with

$$
\mathrm{h}=\frac{0.5}{\mathrm{~V}_{\mathrm{o}}} .
$$



Figure 23. Control Flow Chart with Slope Compensation


Figure 24. A simple model of current-mode buck converter

For the rated output current $\mathrm{I}_{\mathrm{o}}$, the first-order gain k is determined as

$$
\mathrm{k}=\frac{\Delta \mathrm{I}_{\mathrm{o}}}{\Delta \mathrm{~V}_{\mathrm{c}}} .
$$

k is the product of equivalent current sensing Rs and current amplifier gain Gca=29. Furthermore the transfer

## POWER MANAGEMENT

## Applications Information

function from the voltage error amplifier output $\mathrm{v}_{\mathrm{c}}$ to the converter output $\mathrm{v}_{\mathrm{o}}$ can be derived from Figure 24.

$$
\frac{V_{0}(s)}{V_{c}(s)}:=G_{v c}(s)=k R_{0} \frac{1+\frac{s}{s_{z 1}}}{1+\frac{s}{s_{p 1}}}
$$

where the single dominant-pole is

$$
s_{p 1}=\frac{1}{\left(R_{o}+R_{\text {oest }}\right) C_{o}}
$$

and the zero associated with the output capacitor ESR is

$$
\mathrm{s}_{\mathrm{z1}}=\frac{1}{\mathrm{R}_{\text {oess }} \mathrm{C}_{0}} .
$$

The dominant-pole changes with the converter output load.
The controller transfer function (from the converter output $v_{0}$ to the voltage error amplifier output $v_{c}$ ) is

$$
C(s)=\frac{g_{m} h}{s\left(C_{2}+C_{3}\right)} \frac{1+\frac{s}{s_{z 2}}}{1+\frac{s}{s_{p 2}}}
$$

where

$$
\mathrm{s}_{\mathrm{z} 2}=\frac{1}{\mathrm{R}_{2} \mathrm{C}_{2}}
$$

and

$$
\mathrm{s}_{\mathrm{p} 2}=\frac{1}{\mathrm{R}_{2} \frac{\mathrm{C}_{2} \mathrm{C}_{3}}{\mathrm{C}_{2}+\mathrm{C}_{3}}} .
$$

The loop transfer function is then

$$
\mathrm{T}(\mathrm{~s})=\mathrm{G}_{\mathrm{vc}}(\mathrm{~s}) \mathrm{C}(\mathrm{~s}) .
$$

$P_{2}$ is a pole for suppressing high-frequency switching noise. So $P_{2} \gg Z_{2}$. To simplify design, one usually assumes that $\mathrm{C}_{3} \ll \mathrm{C}_{2}, \mathrm{R}_{\text {oest }} \ll \mathrm{R}_{\mathrm{o},}, \mathrm{S}_{\mathrm{p} 1}=\mathrm{S}_{\mathrm{z} 2}$ and specifies the loop crossover frequency $\mathrm{f}_{\mathrm{c}}$. The loop crossover frequency determines the converter dynamic response. With these assumptions, the controller parameters are determined as follows

$$
\begin{array}{r}
\mathrm{C}_{2}=\frac{\mathrm{g}_{\mathrm{m}} \mathrm{hkR} \mathrm{R}_{0}}{2 \pi \mathrm{f}_{\mathrm{c}}}, \\
\mathrm{R}_{2}=\frac{\mathrm{R}_{0} \mathrm{C}_{0}}{\mathrm{C}_{2}}
\end{array}
$$

and

$$
C_{3}=\frac{R_{\text {oesr }} C_{0}}{R_{2}} .
$$

For example, if $\mathrm{V}_{\text {in }}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{o}}=1.2 \mathrm{~V}, \mathrm{I}_{\mathrm{o}}=4 \mathrm{~A}, \mathrm{f}_{\mathrm{s}}=500 \mathrm{kHz}$, $C_{0}=390 \mu \mathrm{~F}, \mathrm{R}_{\text {oesr }}=16 \mathrm{~m} \Omega$, one can calculate that

$$
\begin{gathered}
R_{o}=\frac{V_{0}}{I_{0}}=300 \mathrm{~m} \Omega, \\
h=\frac{0.5}{V_{o}}=0.42
\end{gathered}
$$

and

$$
\mathrm{k}=\frac{\Delta \mathrm{I}_{\mathrm{o}}}{\Delta \mathrm{~V}_{\mathrm{c}}}=2.60
$$

If the converter crossover frequency is set around $1 / 10$ of the switching frequency, $f_{c}=50 \mathrm{kHz}$, the controller parameters then can be calculated.

$$
\mathrm{C}_{2}=\frac{\mathrm{g}_{\mathrm{m}} \mathrm{hk} R_{\mathrm{o}}}{2 \pi \mathrm{f}_{\mathrm{c}}} \approx 0.326 \mathrm{nF}
$$

use $\mathrm{C}_{2}=0.33 \mathrm{nF}$.

$$
\mathrm{R}_{2}=\frac{\mathrm{R}_{0} \mathrm{C}_{0}}{\mathrm{C}_{2}} \approx 354.5 \mathrm{k} \Omega,
$$

use $R_{2}=357 \mathrm{k} \Omega$.
It is further calculated that

$$
\mathrm{C}_{3}=\frac{\mathrm{R}_{\text {oesr }} \mathrm{C}_{\mathrm{o}}}{\mathrm{R}_{2}} \approx 17.48 \mathrm{pF},
$$

use $\mathrm{C}_{3}=22 \mathrm{pF}$. The Bode plots of the loop transfer function (magnitude and phase) are shown in Fig. 25.

POWER MANAGEMENT

## Applications Information




Figure 25. Bode plots of the loop response.
The resulting crossover frequency is about 49.2 kHz with phase margin $90^{\circ}$.

If the circuit noise makes the converter jitter, a larger $C_{3}$ than the calculated value can be used. Effectively the converter bandwidth is reduced to reject high frequency noises. The final circuit should be checked for stability under load transients at different line voltages. The load transient also needs to be measured to ensure that the output voltage is within the specification window.

## PC Board Layout Issues

Circuit board layout is very important for the proper operation of high frequency switching power converters. A power ground plane is required to reduce ground bounces. The followings are suggested for proper layout.

## Power Stage

1) Separate the power ground from the signal ground. In SC2441A the power ground PGND1 should be tied to the source terminal of lower MOSFETs. The signal ground AGND should be tied to the negative terminal of the output capacitor (output return terminal).
2) Minimize the size of pulse current loop. Place the top MOSFET, the bottom MOSFET and the input capacitors close to each other with short and wide traces. In addition to the aluminum energy storage capacitors, add multilayer ceramic (MLC) capacitors from the input to the power ground to improve high frequency bypass.
3) Reduce high frequency voltage ringing. Widen and shorten the drain and source traces of the MOSFETs to reduce stray inductances. Add a small RC snubber if necessary to reduce the high frequency ringing at the phase node. Sometimes slowing down the gate drive signal also helps in reducing the high frequency ringing at the phase node.
4) Shorten the gate driver path. Integrity of the gate drive (voltage level, leading and falling edges) is important for circuit operation and efficiency. Short and wide gate drive traces reduce trace inductances. Bond wire inductance is about $2 \sim 3 n \mathrm{H}$. If the length of the PCB trace from the gate driver to the MOSFET gate is 1 inch, the trace inductance will be about 25 nH . If the gate drive current is 2 A with 10 ns rise and falling times, the voltage drops across the bond wire and the PCB trace will be 0.6 V and 5 V respectively. This may slow down the switching transient of the MOSFETs. These inductances may also ring with the gate capacitance.
5) Put the decoupling capacitor for the gate drive power supplies (BST and VCC) close to the IC and power ground.

## POWER MANAGEMENT

## Applications Information

## Control Section

6) The frequency-setting resistor Rosc should be placed close to Pin 10. Trace length from this resistor to the analog ground should be minimized.
7) Solder the VCC decoupling capacitor next to the VCC and power ground PGND pins.
8) Place the current-sensing components away from the power circuit and close to the corresponding CS+ and CS- pins. Use X7R type ceramic capacitors for current sensing due to their thermal stability. The distance between the two trace should be as close as possible to minize the noise pick-up.
9) Use an isolated local ground plane for the controller and tie it to the negative side of output capacitor bank. 10) A large copper area underneath the SC2441A IC is nessary for heat sinking purpose. And multiple layers of large copper area connected through vias can be used for better thermal performance. The size of the vias as the connection between multiple layers should not be too large or solder may seep through the big vias to the the bottom layer during the re-flow process.

POWER MANAGEMENT

## Outline Drawing - TSSOP-28



NOTES:

1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES)
2. DATUMS -A- AND -B- TO BE DETERMINED AT DATUM PLANEH-
3. DIMENSIONS "E1" AND "D" DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
4. REFERENCE JEDEC STD MO-153, VARIATION AET.

## Land Pattern - TSSOP-28


notes:
THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY.
CONSULT YOUR MANUFACTURING GROUP TO ENSUE YOU CONSULT Y Y UR MANUFAATUURING GROUP TO ENSURE
COMPAN'S MANUFACTURING GIDELINES ARE MET.

Contact Information

## Semtech Corporation

Power Management Products Division
200 Flynn Road, Camarillo, CA 93012-8790
Phone: (805)498-2111 FAX (805)498-3804

